# **BPSK, QPSK MODULATOR SIMULATION MODEL**

#### Michal Kováč

Doctoral Degree Programme (1), FEEC BUT E-mail: xkovac03@stud.feec.vutbr.cz

Supervised by: Jaromír Kolouch E-mail: kolouch@feec.vutbr.cz

### ABSTRACT

This project arised out of the diploma thesis called "BPSK, QPSK Modulator and Demodulator". Design facilities of the modulator in the FPGA are presented in this paper using a VHDL language and DDS component in the Xilinx ISE development tool. The basic building block is a DDS synthesizer accessible as an intelectual property core. The result is a modulator simulation model with possibility of implementation in FPGA.

### **1. INTRODUCTION**

The digital design was chosen because the advantages of a digital solution are apparent. The main advantages of the digital solution are frequency agility, repeatibility, cost and the simpler reconfiguration compared to analog as I experienced in my diploma thesis [1].

The reason why an FPGA was used is that the FPGA is highly configurable silicon engine, with high MIPS (Mega Instruction Per Second) real-time signal processing functions. Compared to the digital signal processors (DSP), FPGA are characterized by a high flexibility. The revolutionary evolution in FPGA technologies in last years allowed increasing gate count, clock speed and integration of many functions like dedicated high-speed hardware multipliers and embedded processors.

The next chapter presents an analysis of the Phase Shift Keying (PSK) modulation. The following chapter desribes the design of modulator. Next chapter refers to modulator mapping to the FPGA. The last chapter summarizes the whole process from analysis to creating the simulation model.

#### 2. ANALYSIS

PSK is a digital modulation where the carrier phase is keyed by the digital modulation signal. Two types of modulations, the BPSK and QPSK are desribed and used in this case.

In BPSK modulation the carrier phase acquires two discrete states (0° and 180°), which correspond to one bit of the modulation signal. Therefore the symbol period is equal to the bit period  $T_s = T_b$ . The BPSK modulated output is expressed as:

$$s(t) = m(t) \cdot \cos(2\pi f_C t + \phi), \qquad (1)$$

where m(t) is a modulation baseband signal  $\pm 1$ ,  $f_c$  is a carrier frequency and  $\phi$  is an initial phase.

In QPSK modulation the carrier phase acquires four discrete states ( $\pm 45^{\circ}$  and  $\pm 135^{\circ}$ ), which correspond to a couple of modulation signal bits. The symbol period is twice the bit period  $T_{\rm s} = 2.T_{\rm b}$ . The QPSK modulated output is expressed as:

$$s(t) = m_I(t) . \cos(2\pi f_C t + \phi) - m_O(t) . \sin(2\pi f_C t + \phi) .$$
(2)

The advantage of these carrier-supressed modulations is decreasing the spectral energetic density, because the carrier energy is not included in spectrum. On the other hand, the design of carrier recovery blocks in receivers is rather difficult.

#### **3. MODULATOR**

#### **3.1.** DESIGN

In accordance with [2], the modulator consists of two general parts, as shown in **Fig. 1**. There are a baseband modulation signal processing block (Symbol mapper) and a carrier generation block (DDS synthesizer) with multipliers.



Fig. 1: Block diagram of modulator.

Symbol mapper switches the modulation type (BPSK, QPSK). In QPSK case every couple of bits is divided into two channels I and Q. The odd bit goes to the I channel and the even bit goes to the Q channel. Otherwise in BPSK case the whole dataflow goes to I channel and Q channel is unplugged.

The most important part of the modulator is the Direct Digital Synthesizer (DDS) [3], which generates two quadrature carrier waves. The DDS is used for generating waveforms by LUT tables, where the samples of a harmonic function are stored. Samples may be stored either in the distributed memory or in the block memory in FPGA structure. The DDS block diagram is shown in **Fig. 2**.



Fig. 2: DDS synthesizer block diagram.

The rest of the modulator is created by multipliers and an adder. Because only the sign of a carrier wave changes in modulator the simple algorithm is used instead of multipliers. It is performed by negation of carrier samples. This block with the output adder and the DDS synthesizer is presented in the VHDL code bellow.

# **3.2.** SIMULATION

A simulation of the symbol mapper function is shown in Fig. 3. Signal *din* is an input dataflow timed by the input clock *clk\_b*. Signal *out\_iq* is an output of the symbol mapper into the two channels. Signal *bq* switches the type of a modulation (BPSK, QPSK).



Fig. 3: Simulation of the Symbol Mapper block.

Following VHDL code demonstrates the output part of modulator. As it is shown, the sign of quadrature carriers (*SINE*, *COSINE*) is keyed by modulation signal *out\_iq*. It results in two channel signals *out\_i* and *out\_q*, which are processed in dependence on type of modulation. The integer conversion shifts the sign bit to the most important bit in the output signal vector *if*, because signal *if* is one bit wider than signals *out\_i* and *out\_q*.

```
if CLK'event and CLK='1' then
   case (out_iq) is
      when "00" =>
          out i <=not(COSINE);</pre>
                                      out q <= not(SINE);</pre>
          when "01" =>
          out i <= COSINE;</pre>
                                      out q <= not(SINE);</pre>
          when "10" =>
          out i <= not(COSINE);</pre>
                                      out q <= SINE;</pre>
          when "11" =>
          out i <= COSINE;</pre>
                                      out q <= SINE;
          when others =>
          out i <= COSINE;</pre>
                                      out q <= SINE;
   end case;
   if bq='1' then
          if <= conv std logic vector ((conv integer (out i) -
          conv integer(out q)),11);
   else
          if <= conv std logic vector((conv integer(out i)),11);
   end if;
end if;
```

Simulation results of modulator and demodulator functional models are shown in Fig. 4 and Fig. 5. Signal *out\_iq* is a digital modulation signal available on inputs to both channels. Signal *if* presents the modulator output samples. Signal *if* is quantized and interpolated for the better lucidity.



**Fig. 5:** Modelsim simulation of QPSK modulation ( $f_{clk}$ =100 MHz,  $f_c$  = 10 MHz).

### **3.3.** MAPPING

After proper simulation the created model of modulator is now mapped to the FPGA. It was chosen the appropriate FPGA device Virtex II XC2V40 in accordance with use of system resources. Functional model has been mapped to the certain FPGA with these results:

Resources used for selected FPGA device Virtex II XC2V40:

| Number of Slices:           | 60 out of 256 | 23% |
|-----------------------------|---------------|-----|
| Number of Slice Flip Flops: | 98 out of 512 | 19% |
| Number of 4 input LUTs:     | 68 out of 512 | 13% |
| Number of BRAMs:            | 1 out of 4    | 25% |



Fig. 6: Modulator floorplan in Virtex II XC2V40 FPGA device.

## 4. SUMMARY

The specific digital design from analysis over creating the simulation model to mapping the modulator to the FPGA was shown in this paper. The simplicity of construction was reached using intelectual property component in a combination with the VHDL language. Properly configured and wired components created functional model, which is showed in simulation diagrams. This model was finally mapped to a certain device.

The last step remained the configuration of this design to the physical FPGA structure. Further aim is to create the functional model of demodulator and to control its DSP components using the embedded processor.

# ACKNOWLEDGEMENT

Research described in the paper was financially supported by the Czech Grant Agency under grant No. GA102/05/0732 "Computer Modeling and Synthesis of Digital and Mixed Analog/Digital Systems", and grant No. GA102/05/0571 "Methods for Availability Improvement of Free Space Optics Communications", and Research Programme of Brno University of Technology MSM0021630513 "Electronic Communication Systems and New Generation Technology (ELKOM)".

# REFERENCES

- [1] Kováč, M. BPSK, QPSK modulátor a demodulátor : diploma thesis. Brno : VUT Faculty of electrical engineering and communication, 2006. 82 s.
- [2] Žalud, V. Moderní radioelektronika 1. vyd. Praha : BEN 2000. 656 s. ISBN 80-86056-47-3.
- [3] DDS v5.0. Xilinx Product Specification, ds246, April 2005. 26 s.